會議論文
學年 | 101 |
---|---|
學期 | 1 |
發表日期 | 2012-08-20 |
作品名稱 | Hardware accelerator design for image processing |
作品名稱(其他語言) | |
著者 | Li, S.A.; Wong, C.C.; Yang, C.Y.; Chen, L.F. |
作品所屬單位 | |
出版者 | |
會議名稱 | Joint Proceedings of the 13th Annual TAROS Conference and the 15th Annual FIRA RoboWorld Congress |
會議地點 | Bristol, United Kingdom |
摘要 | This paper proposed an image processing system based on hardware accelerator design method in FPGA chip. The architectures of the image system will be described. A hardware accelerator for scaling image is designed with Avalon-MM burst mode in System-on-a-Programmable-Chip (SOPC). There is a human-machine interface which display on the LCD Touch Panel Module (LTM) is designed in the image processing system. A user can choose a scaling factor by touching screen panel, and then LTM will display a 640 × 480 image on the LTM screen. Finally, the experimental result shows the comparison of the two design methods, and the hardware accelerator has better performance than Nios II processor. |
關鍵字 | FPGA;human-machine interface;hardware accelerator |
語言 | en |
收錄於 | |
會議性質 | 國際 |
校內研討會地點 | 無 |
研討會時間 | 20120820~20120823 |
通訊作者 | Shih-An Li |
國別 | GBR |
公開徵稿 | |
出版型式 | |
出處 | Lecture Notes in Computer Science 7429, pp.436-437 |
相關連結 |
機構典藏連結 ( http://tkuir.lib.tku.edu.tw:8080/dspace/handle/987654321/107373 ) |