期刊論文

學年 101
學期 1
出版(發表)日期 2012-08-01
作品名稱 Hardware accelerator design for image processing
作品名稱(其他語言)
著者 Li, Shih-an; Wong, Ching-chang; Yang, Ching-yang; Chen, Li-feng
單位 淡江大學電機工程學系
出版者 Heidelberg : Springer Berlin
著錄名稱、卷期、頁數 Lecture Notes in Computer Science 7429, p.436-437
摘要 This paper proposed an image processing system based on hardware accelerator design method in FPGA chip. The architectures of the image system will be described. A hardware accelerator for scaling image is designed with Avalon-MM burst mode in System-on-a-Programmable-Chip (SOPC). There is a human-machine interface which display on the LCD Touch Panel Module (LTM) is designed in the image processing system. A user can choose a scaling factor by touching screen panel, and then LTM will display a 640 × 480 image on the LTM screen. Finally, the experimental result shows the comparison of the two design methods, and the hardware accelerator has better performance than Nios II processor.
關鍵字 FPGA;human-machine interface;hardware accelerator
語言 en
ISSN
期刊性質 國外
收錄於
產學合作
通訊作者
審稿制度
國別 GBR
公開徵稿
出版型式 ,電子版
相關連結

機構典藏連結 ( http://tkuir.lib.tku.edu.tw:8080/dspace/handle/987654321/78139 )

機構典藏連結